Frequency divider

Frequency divider

A frequency divider, also called a clock divider or scaler or prescaler, is a circuit that takes an input signal of a frequency, fin, and generates an output signal of a frequency:


f_{out} = \frac{f_{in}}{n}

where n is an integer. Phase-locked loop frequency synthesizers make use of frequency dividers to generate a frequency that is a multiple of a reference frequency. Frequency dividers can be implemented for both analog and digital applications.

Contents

Analog dividers

Analog frequency dividers are really something special and nowadays used only at very high frequencies. Digital dividers implemented in modern IC technologies can work up to tens of GHz.

Regenerative frequency divider

A regenerative frequency divider, also known as a Miller frequency divider,[1] mixes the input signal with the feedback signal from the mixer.

Regenerative frequency divider

The feedback signal is fin / 2. This produces sum and difference frequencies fin / 2, 3fin / 2 at the output of the mixer. A low pass filter removes the higher frequency and the fin / 2 frequency is amplified and fed back into mixer.

Steady state examination seems simple enough however startup is more complicated. In order to establish a stable 1/2 frequency feedback, the amplifier gain at the half frequency must be greater than unity. The phase shift must also be an integer multiple of 2pi.

Injection-locked frequency divider

A free-running oscillator which has a small amount of a higher-frequency signal fed to it will tend to oscillate in step with the input signal. Such frequency dividers were essential in the development of television.

It operates similarly to an injection locked oscillator. In an injection locked frequency divider, the frequency of the input signal is a multiple (or fraction) of the free-running frequency of the oscillator. While these frequency dividers tend to be lower power than broadband static (or flip-flop based) frequency dividers, the drawback is their low locking range. The ILFD locking range is inversely proportional to the quality factor (Q) of the oscillator tank. In integrated circuit designs, this makes an ILFD sensitive to process variations. Care must be taken to ensure the tuning range of the driving circuit (for example, a voltage-controlled oscillator) must fall within the input locking range of the ILFD.

Digital dividers

For power-of-2 integer division, a simple binary counter can be used, clocked by the input signal. The least-significant output bit alternates at the same rate as the input, the next bit is the 1/2 the rate, the third bit is 1/4 the rate, etc. An arrangement of flipflops are a classic method for integer-n division. Such division is frequency and phase coherent to the source over environmental variations including temperature. The easiest configuration is a series where each flip-flop is a divide-by-2. For a series of three of these, such system would be a divide-by-8. By adding additional logic gates to the chain of flip flops, other division ratios can be obtained. Integrated circuit logic families can provide a single chip solution for some common division ratios.

Another popular circuit to divide a digital signal by an even integer multiple is a Johnson counter. This is a type of shift register network that is clocked by the input signal. The last register's complemented output is fed back to the first register's input. The output signal is derived from one or more of the register outputs. For example, a divide-by-6 divider can be constructed with a 3-register Johnson counter. The three valid values for each register are 000, 100, 110, 111, 011, and 001. This pattern repeats each time the network is clocked by the input signal. The output of each register is a f/6 square wave with 60° of phase shift between registers. Additional registers can be added to provide additional integer divisors.

Mixed signal division

(Classification: asynchronous sequential logic)
An arrangement of D flip-flops are a classic method for integer-n division. Such division is frequency and phase coherent to the source over environmental variations including temperature. The easiest configuration is a series where each D flip-flop is a divide-by-2. For a series of three of these, such system would be a divide-by-8. More complicated configurations have been found that generate odd factors such as a divide-by-5. Standard, classic logic chips that implement this or similar frequency division functions include the 7456, 7457, 74292, and 74294. (see List of 7400 series integrated circuits)

Fractional-n dividers

A fractional-n frequency synthesizer can be constructed using two integer dividers, a divide-by-n and a divide-by-(n + 1) frequency divider. With a modulus controller, n is toggled between the two values so that the VCO alternates between one locked frequency and the other. The VCO stabilizes at a frequency that is the time average of the two locked frequencies. By varying the percentage of time the frequency divider spends at the two divider values, the frequency of the locked VCO can be selected with very fine granularity.

Delta-sigma fractional-n synthesizers

If the sequence of divide by n and divide by (n + 1) is periodic, spurious signals appear at the VCO output in addition to the desired frequency. Delta-sigma fractional-n dividers overcome this problem by randomizing the selection of n and (n + 1), while maintaining the time-averaged ratios.

See also

References

  1. ^ R. L. Miller (1939). "Fractional Frequency Generators Utilizing Regenerative Modulation". Proceedings of the IRE 27 (7): 446–457. doi:10.1109/JRPROC.1939.228513. 

External links


Wikimedia Foundation. 2010.

Игры ⚽ Поможем написать курсовую

Look at other dictionaries:

  • frequency divider — dažnio dalytuvas statusas T sritis automatika atitikmenys: angl. frequency divider vok. Frequenzteiler, m rus. делитель частоты, m pranc. diviseur de fréquence, m; démultiplicateur de fréquence, m …   Automatikos terminų žodynas

  • frequency divider — dažnio dalytuvas statusas T sritis Standartizacija ir metrologija apibrėžtis Įtaisas, sveikąjį skaičių kartų sumažinantis į jį patenkančių periodinių elektrinių virpesių dažnį. atitikmenys: angl. frequency divider vok. Frequenzteiler, m rus.… …   Penkiakalbis aiškinamasis metrologijos terminų žodynas

  • frequency divider — dažnio dalytuvas statusas T sritis fizika atitikmenys: angl. frequency divider vok. Frequenzteiler, m rus. делитель частоты, m pranc. diviseur de fréquence, m …   Fizikos terminų žodynas

  • frequency divider — device which splits frequencies (radio, etc.) …   English contemporary dictionary

  • Injection locked frequency divider — In electronics, an injection locked frequency divider (ILFD) is a frequency divider that operates similarly to an injection locked oscillator. In an injection locked frequency divider, the frequency of the input signal is a multiple (or fraction) …   Wikipedia

  • field frequency divider — kadrų dažnio dalytuvas statusas T sritis radioelektronika atitikmenys: angl. field frequency divider; frame repetition frequency divider vok. Bildfrequenzteiler, m; Teilbildfrequenzteiler, m rus. кадровый делитель частоты, m pranc. diviseur de… …   Radioelektronikos terminų žodynas

  • frame-repetition frequency divider — kadrų dažnio dalytuvas statusas T sritis radioelektronika atitikmenys: angl. field frequency divider; frame repetition frequency divider vok. Bildfrequenzteiler, m; Teilbildfrequenzteiler, m rus. кадровый делитель частоты, m pranc. diviseur de… …   Radioelektronikos terminų žodynas

  • horizontal frequency divider — eilučių dažnio dalytuvas statusas T sritis radioelektronika atitikmenys: angl. horizontal frequency divider; line frequency divider vok. Zeilenfrequenzteiler, m rus. строчный делитель частоты, m pranc. diviseur de fréquence de ligne, m …   Radioelektronikos terminų žodynas

  • line frequency divider — eilučių dažnio dalytuvas statusas T sritis radioelektronika atitikmenys: angl. horizontal frequency divider; line frequency divider vok. Zeilenfrequenzteiler, m rus. строчный делитель частоты, m pranc. diviseur de fréquence de ligne, m …   Radioelektronikos terminų žodynas

  • pulse-frequency divider — impulsų dažnio dalytuvas statusas T sritis automatika atitikmenys: angl. pulse frequency divider vok. Impulsfrequenzteiler, m rus. делитель частоты импульсов, m pranc. démultiplicateur de fréquence d impulsions, m …   Automatikos terminų žodynas

Share the article and excerpts

Direct link
Do a right-click on the link above
and select “Copy Link”